Paper
16 September 2005 A design of online scheme for evaluation of multinomials
Pouya Dormiani, David Omoto, Pavan Adharapurapu, Milos D. Ercegovac
Author Affiliations +
Abstract
We present an online arithmetic scheme for hardware evaluation of multinomials arising in Bayesian networks. The design approach consists of representing the multinomial in a factored form as an arithmetic circuit which is then partitioned into subgraphs and mapped to FPGA hardware as a network of online modules connected serially and operating in overlapped manner. This minimizes the interconnect demand without a drastic increase in computation latency. We developed a partitioning/mapping algorithm, designed basic radix-2 online operators and modules, and determined their cost/performance characteristics. We also evaluated the cost/performance characteristics of implementing a Bayesian network on an FPGA chip.
© (2005) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Pouya Dormiani, David Omoto, Pavan Adharapurapu, and Milos D. Ercegovac "A design of online scheme for evaluation of multinomials", Proc. SPIE 5910, Advanced Signal Processing Algorithms, Architectures, and Implementations XV, 59100S (16 September 2005); https://doi.org/10.1117/12.617342
Lens.org Logo
CITATIONS
Cited by 4 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Field programmable gate arrays

Algorithm development

Binary data

Seaborgium

Lung cancer

Rubidium

Actinium

RELATED CONTENT

Faster and smaller hardware implementation of XTR
Proceedings of SPIE (August 25 2006)
FPGA implementation of image component labeling
Proceedings of SPIE (August 26 1999)
A decimal carry-free adder
Proceedings of SPIE (February 28 2005)

Back to Top